| EDUCATION<br>Ph.D. University of Utah<br>Major: Computing (Graphics and Visualization Track)                                                                                                                                                                                                                                                                                                       | Aug. 2022 – Present                         |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|
| <b>B.S. / M.S. University of Utah</b><br>Major: Computer Science / Computing (Graphics and Visualization Track)                                                                                                                                                                                                                                                                                    | Aug. 2017 – May. 2022                       |
| <ul> <li>RESEARCH PAPERS</li> <li>Jacob Haydel, Cem Yuksel, Larry Seiler, "Locally-Adaptive Level-of-I<br/>Accelerated Ray Tracing," ACM Transactions on Graphics (Proceeding<br/>2023), 42, 6, 2023.</li> </ul>                                                                                                                                                                                   | Detail for Hardware-<br>gs of SIGGRAPH Asia |
| <ul> <li>WORK EXPERIENCE</li> <li>University of Utah Hardware Ray Tracing Research Group (HWRT)</li> <li>Salt Lake City, UT</li> <li>Research Assistant <ul> <li>Developed a cycle accurate hardware simulator called arches.</li> <li>Researched adaptive tessellation for hardware accelerated raytracing.</li> <li>Currently researching novel raytracing architectures.</li> </ul> </li> </ul> | April 2018 – Present                        |
| <ul> <li>Advanced Micro Devices (AMD)</li> <li>Austin, TX</li> <li><i>Raytracing Architecture Intern</i></li> <li>Worked on shader execution reordering for hardware ray tracing.</li> </ul>                                                                                                                                                                                                       | May 2023 – August 2023                      |
| <ul> <li>Reality Labs Research (Meta)</li> <li>Redmond, WA</li> <li><i>Research Scientist Intern</i></li> <li>Worked on researching methods for anit-aliasing in the context of hards</li> </ul>                                                                                                                                                                                                   | May 2022 – August 2022<br>ware ray casting. |
| Qualcomm<br>Salt Lake City, UT<br><i>Graphics Research Intern</i><br>• Worked on developing and testing a ray tracing architecture.                                                                                                                                                                                                                                                                | May 2021 – August 2021                      |
| Advanced Micro Devices (AMD)<br>Salt Lake City, UT<br><i>RTG Intern</i><br>• Analyzed ray tracing workloads in modern video games and benchmark                                                                                                                                                                                                                                                    | May 2020 – August 2020<br>ks.               |

• Fixed and extended the in-house OpenGL renderer.

## PROJECTS

- Cycle level hardware simulator written in C++ called arches. Implements both the TRaX and Dual-Streaming architectures. Uses a modified version of GCC to compile RISCV binaries targeting each architecture.
- Spectral path tracer written in C++. Implements BVH build/traversal, multiple importance sampling, next event estimation, mesh lights, image-based lighting, microfacet BRDFs, dispersion, spectral reconstruction, and texture mapping.



## AWARDS

- Utah Teapot Rendering Competition Winner 2019. The Teapot Rendering Competition invites students at the University of Utah to submit images of teapots rendered with their own custom path tracers.
- Graduated Magna Cum Laude from the University of Utah (Top 3.5% of students).
- Selected for the SIGRAPH 2016 Pioneer mentor program. This program funds high school students to attend SIGRAPH.

## **TECHNICAL EXPERIENCE**

C/C++, Python, OpenGL, GLSL, x86, and RISC-V